Client:
Our client a leading Multinational Semiconductor Software provider requires Principal Digital Back Engineer for role based in Cork City, Ireland.
The role requires the candidate to be onsite 4 days per week.
Role:
This position has the exciting challenge of being part of a growing team of Digital Back End Engineers that enable customers to implement design with Cadence tools.
Responsibilities:
- Understanding of Digital microarchitecture definition and documentation
- Understanding of RTL logic design, debug and functional verification
- Understanding of IP integration and verification
- Understanding of digital architecture trade-offs for power, performance, and area
- Understanding of proper handling of multiple asynchronous clock domains and their crossings
- Understanding of synthesis timing constraints, static timing analysis and constraint development
- Understanding of fundamental physical design flows, e.g. floor planning and clock tree synthesis
- Understanding of the impacts of Analog and mixed-signal design and verification on digital-on-top development flow.
- Understanding of functional ECO flow and conformal ECO
- Experience with FPGA and/or emulation platform
- Firmware development of embedded microcontroller systems is a plus.
- Substantial experience with Verilog is required, as are excellent logic and debug skills.
Experience:
- Minimum 5 years of ASIC backend design experience.
- Must have gone through successful tapeouts in advance technology nodes
Contact:
For further information please contact Mícheál at Software Placements on 00353 1 5254642 or email micheal@softwareplacements.ie